FROM THE EDITOR
Well, the season of excitement is upon us. Xilinx is
now moving into high gear with their new Virtex 4 line, so the
battle of the big FPGAs is once again head-to-head. This week’s new
feature article looks in depth at Virtex 4 and compares it with
Altera’s Stratix II line in the 90nm derby. These new devices are
sure to attract audiences that have never before considered FPGAs
for their applications. From embedded processing to high-speed
connectivity to super-performance DSP, these flagship families offer
impressive capabilities.
Thanks for reading! If
there's anything we can do to make our publications more useful to
you, please let us know at: comments@fpgajournal.com
Kevin
Morris – Editor FPGA and Programmable Logic
Journal |
LATEST NEWS
September 14, 2004
Avnet
Electronics Marketing Announces Xilinx Virtex-4 LX Evaluation
Kit
New
NI SoftMotion Technology Delivers Custom Motion Control
Solutions
Magma
and ChipX Team to Deliver Unified RTL-to-GDSII Design Flow for
Structured ASIC Platforms
Mentor
Graphics Announces Synthesis Support For Xilinx Virtex-4
FPGAs
Memec
Introduces Lowest Cost Xilinx Virtex-4 Development Kit, Targets
Broad Range of FPGA Designers; Lowest Cost Board Supports New
Virtex-4 LX FPGA, Provides Key Development Features
Synopsys'
Proteus OPC Software Adopted by NEC Electronics for 90-Nanometer
Production
September 13, 2004
Xilinx
Ships ISE 6.3i Design Suite, Widens Performance Lead Up to 40% With
Virtex-4 FPGAs
Xilinx
Ramps Virtex-4 Shipments, Delivers Breakthrough Performance at the
Lowest Cost
Synplicity
Announces Best-in-Class Synthesis Support for Xilinx's Virtex-4 and
Lattice Semiconductor's LatticeECP and LatticeEC FPGAs
Synplicity
Announces Full Support for Xilinx's Virtex-4 Devices; Continues to
Deliver Best-in-Class Synthesis Support for Newest FPGAs
New
Fabless Semiconductor Company, Ambric, Inc., Receives $10.4 Million
In Series A Funding
Samsung's
ViP Design Methodology Reduces SoC Design Time Up to 40
Percent
September 10, 2004
Lattice
Semiconductor to Make Advance Payment to Support Fujitsu's New 300mm
Fab
September 8, 2004
| |
Virtex 4 Gets Real How Does Xilinx's New
Flagship Measure Up?
The news has been slowly leaked like the plot
to an upcoming summer blockbuster movie. First, there is “the teaser.” In
movies, this is a 30 second preview that gives only the most basic hint of
the film. In our case, this was Xilinx’s ASMBL architecture announcement
that came out in December 2003. Xilinx outlined the next-generation
floorplan, explaining that it would be rich in hard IP, grouped into what
the company called “columns”. They also revealed that the new family would
enable a number of product variants focused on different application
domains. Each variant would have a different mix of hard IP optimized for
a particular type of application.
As the summer approaches, the audience is treated to “the
trailer,” which is a more involved preview, typically up to a couple
minutes in length, showing many of the plot elements of the final film.
Virtex 4’s “trailer” came out in June, announcing details of the family
and putting much of the speculation generated by the architecture
announcement to rest. No, there would not be a substantial change to the
LUT-based FPGA fabric architecture. No, there would not be hundreds of
variations of Virtex 4 devices aimed like ASSPs at particular target
applications. There would be three flavors initially. One optimized for
DSP, one optimized for high-speed serial I/O and embedded processing, and
one more general-purpose “classic” FPGA.
In movies, the next stage is usually a “test screening.”
This is a limited showing of the final film to a selected audience to
gauge reaction and to solidify plans for the eventual production launch.
Virtex 4 has now completed its test screening, and Xilinx is evidently
pleased with the results. Their early access customers have completed
their first designs, and they’re ready to move on to the next level of
deployment. [more]
EVENTS
Register for Altera's Net Seminar "Design
High-Speed DDR2 Interfaces with
FPGAs" – DDR2 SDRAM is the next
evolutionary step for DRAMs. Attend this presentation
and learn how to implement high-speed DDR2 interfaces with
ease using Altera's Stratix® II FPGAs. Click
here for more
information |
ANNOUNCEMENTS
Learn About Altera's Memory Interface Solutions
– Stratix® series FPGAs provide advanced architecture
for DDR, DDR2, and QDRII memory devices. Customizable memory
controller IP cores, Quartus® II design software,
automatically generated constraints and simulation models,
hardware reference platforms, and rich technical documentation
and design guidelines greatly accelerate your design time. Click
here for
info. |
Hire the best FPGA talent in the industry
with FPGA Journal Job Listings. Starting this month you can
reach 30,000 active FPGA professionals by advertising your
FPGA-related positions in Journal Jobs. Click
here for
info. |
Find a better job. Browse FPGA Journal’s
new job listings to find challenging and rewarding
opportunities with the FPGA industry’s top companies. Journal
Jobs is specifically for FPGA professionals – more of what
you’re looking for, less of what you’re not. Browse
now! |
|
|